跳到主要导航 跳到搜索 跳到主要内容

Design of high efficient JPEG2000 bit-plane encoder

科研成果: 期刊稿件文章同行评审

2 引用 (Scopus)

摘要

Focusing on the problem that the hardware complexity and low encoding efficiency exist in JPEG2000 chip implementation, a most significant bit (MSB) detection circuit was obtained through analyzing of generation mechanism of state variables, which can generate state variables in real time when the data is accessed from the code block memory. Meanwhile a column scan circuit was put into the three pass encoder, and a pipeline sequence generation circuit for run length coding and zero coding was designed in the clean-up pass coding. Finally, a bit-plane encoder with zero redundancy clock was implemented. When the method is used for implementing three-pass parallel bit-plane encoding, the operation speed is increased two times compared with the encoder realized by pixel skip and GOCS (group of column skip) the logic resources is saved about 50%, and the memory is saved about 20 kb for the size of the code block 64×64.

源语言英语
页(从-至)158-161
页数4
期刊Hsi-An Chiao Tung Ta Hsueh/Journal of Xi'an Jiaotong University
39
2
出版状态已出版 - 2月 2005

学术指纹

探究 'Design of high efficient JPEG2000 bit-plane encoder' 的科研主题。它们共同构成独一无二的指纹。

引用此