Low-power voltage multiplier synthesis tool for preliminary topology identification

  • Francesco G. Dell'Anna
  • , Tao Dong
  • , Ping Li
  • , Wen Yumei
  • , Mehdi Azadmehr
  • , Yngvar Berg

Research output: Chapter in Book/Report/Conference proceedingConference contributionpeer-review

1 Scopus citations

Abstract

This paper introduces a synthesis tool designed for low-power voltage multipliers. Voltage multipliers are rectifiers employed to generate a constant output voltage, which exceeds the peak-to-peak amplitude voltage of the input signal. At low power levels the attained performance of conventional voltage multipliers is strictly related to the transistor threshold voltage in the multiplication chain, which, at low voltage levels (tens of mV), are operated primarily in the subthreshold region or in cutoff mode. To improve the power conversion efficiency of voltage multipliers at low power levels, this paper introduces a novel passive threshold compensation technique to enhance the transistor conductivity, providing a static bias voltage at the gate of the transistors. Furthermore, a CAD oriented synthesis tool for the presented threshold compensation technique is proposed. The synthesis tool gives a preliminary indication on the rectifier topology (number of stages and compensation order) given target environmental conditions, target output performance, and adopted components in the rectification chain. The core algorithm is based trial and error simulator for the simplified rectifier model, which is employed to speed up the computations pertaining the voltage multiplier synthesis.

Original languageEnglish
Title of host publicationICOSST 2017 - 2017 International Conference on Open Source Systems and Technologies, Proceedings
PublisherInstitute of Electrical and Electronics Engineers Inc.
Pages24-29
Number of pages6
ISBN (Electronic)9781538616581
DOIs
StatePublished - 2 Jul 2017
Externally publishedYes
Event11th International Conference on Open Source Systems and Technologies, ICOSST 2017 - Lahore, Pakistan
Duration: 18 Dec 201720 Dec 2017

Publication series

NameICOSST 2017 - 2017 International Conference on Open Source Systems and Technologies, Proceedings
Volume2018-January

Conference

Conference11th International Conference on Open Source Systems and Technologies, ICOSST 2017
Country/TerritoryPakistan
CityLahore
Period18/12/1720/12/17

Keywords

  • High-level synthesis
  • Lower order compensation chain (LOCC)
  • Trial and error simulator
  • Voltage multipliers

Fingerprint

Dive into the research topics of 'Low-power voltage multiplier synthesis tool for preliminary topology identification'. Together they form a unique fingerprint.

Cite this