TY - GEN
T1 - Low-power voltage multiplier synthesis tool for preliminary topology identification
AU - Dell'Anna, Francesco G.
AU - Dong, Tao
AU - Li, Ping
AU - Yumei, Wen
AU - Azadmehr, Mehdi
AU - Berg, Yngvar
N1 - Publisher Copyright:
© 2017 IEEE.
PY - 2017/7/2
Y1 - 2017/7/2
N2 - This paper introduces a synthesis tool designed for low-power voltage multipliers. Voltage multipliers are rectifiers employed to generate a constant output voltage, which exceeds the peak-to-peak amplitude voltage of the input signal. At low power levels the attained performance of conventional voltage multipliers is strictly related to the transistor threshold voltage in the multiplication chain, which, at low voltage levels (tens of mV), are operated primarily in the subthreshold region or in cutoff mode. To improve the power conversion efficiency of voltage multipliers at low power levels, this paper introduces a novel passive threshold compensation technique to enhance the transistor conductivity, providing a static bias voltage at the gate of the transistors. Furthermore, a CAD oriented synthesis tool for the presented threshold compensation technique is proposed. The synthesis tool gives a preliminary indication on the rectifier topology (number of stages and compensation order) given target environmental conditions, target output performance, and adopted components in the rectification chain. The core algorithm is based trial and error simulator for the simplified rectifier model, which is employed to speed up the computations pertaining the voltage multiplier synthesis.
AB - This paper introduces a synthesis tool designed for low-power voltage multipliers. Voltage multipliers are rectifiers employed to generate a constant output voltage, which exceeds the peak-to-peak amplitude voltage of the input signal. At low power levels the attained performance of conventional voltage multipliers is strictly related to the transistor threshold voltage in the multiplication chain, which, at low voltage levels (tens of mV), are operated primarily in the subthreshold region or in cutoff mode. To improve the power conversion efficiency of voltage multipliers at low power levels, this paper introduces a novel passive threshold compensation technique to enhance the transistor conductivity, providing a static bias voltage at the gate of the transistors. Furthermore, a CAD oriented synthesis tool for the presented threshold compensation technique is proposed. The synthesis tool gives a preliminary indication on the rectifier topology (number of stages and compensation order) given target environmental conditions, target output performance, and adopted components in the rectification chain. The core algorithm is based trial and error simulator for the simplified rectifier model, which is employed to speed up the computations pertaining the voltage multiplier synthesis.
KW - High-level synthesis
KW - Lower order compensation chain (LOCC)
KW - Trial and error simulator
KW - Voltage multipliers
UR - https://www.scopus.com/pages/publications/85047360803
U2 - 10.1109/ICOSST.2017.8279000
DO - 10.1109/ICOSST.2017.8279000
M3 - 会议稿件
AN - SCOPUS:85047360803
T3 - ICOSST 2017 - 2017 International Conference on Open Source Systems and Technologies, Proceedings
SP - 24
EP - 29
BT - ICOSST 2017 - 2017 International Conference on Open Source Systems and Technologies, Proceedings
PB - Institute of Electrical and Electronics Engineers Inc.
T2 - 11th International Conference on Open Source Systems and Technologies, ICOSST 2017
Y2 - 18 December 2017 through 20 December 2017
ER -