Interleaved Planar Packaging Method of Multichip SiC Power Module for Thermal and Electrical Performance Improvement

  • Fengtao Yang
  • , Jia Lixin
  • , Laili Wang
  • , Fan Zhang
  • , Binyu Wang
  • , Cheng Zhao
  • , Jianpeng Wang
  • , Christoph Bayer
  • , Jan Ferreira

Research output: Contribution to journalArticlepeer-review

78 Scopus citations

Abstract

Double-sided cooling based on planar packaging method features better thermal performance than traditional single-sided cooling based on wire bonds. However, this method still faces thermal and electrical challenges in multichip SiC power modules. Specifically, one is severe thermal coupling among parallel bare dies, and the other is unbalanced current sharing due to unreasonable layout design. This article aims to explore the potentials of SiC power devices in power module, which are higher current capability and reliability. The proposed packaging method is called interleaved planar packaging and can get rid of the optimizing contradiction between thermal and electrical performance. In this packaging method, there are two functional units: interleaved switch unit and current commutator structure. Benefited from the two units' electromagnetic and thermal decoupling effects, the interleaved power module features low loop inductance, balanced current, low coupling thermal resistance, and even thermal distributions. A 1200 V 3.25 mΩ half-bridge SiC power module based on interleaved planar packaging is fabricated and tested to verify this method's superiority.

Original languageEnglish
Pages (from-to)1615-1629
Number of pages15
JournalIEEE Transactions on Power Electronics
Volume37
Issue number2
DOIs
StatePublished - 1 Feb 2022

Keywords

  • Multichip power module
  • packaging
  • parallel MOSFETs
  • silicon carbide

Fingerprint

Dive into the research topics of 'Interleaved Planar Packaging Method of Multichip SiC Power Module for Thermal and Electrical Performance Improvement'. Together they form a unique fingerprint.

Cite this